# Table Of Contents

International Conference on Parallel Architectures and Compilation Techniques

<table>
<thead>
<tr>
<th>Section</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>General Chair’s Message</strong></td>
</tr>
<tr>
<td><strong>Conference Organizers</strong></td>
</tr>
<tr>
<td><strong>Program Committee</strong></td>
</tr>
</tbody>
</table>

### Keynote Address

*Randall D. Isaac, VP Science and Technology, IBM Research*

### Session 1: Simulation and Modeling

- Basic Block Distribution Analysis to Find Periodic Behavior and Simulation Points in Applications  
  *T. Sherwood, E. Perelman, and B. Calder*
- Modeling Superscalar Processors via Statistical Simulation  
  *S. Nussbaum and J. Smith*
- Hybrid Analytical-Statistical Modeling for Efficiently Exploring Architecture and Workload Design Spaces  
  *L. Eeckhout and K. De Bosschere*

### Session 2: Efficient Caches

- Filtering Techniques to Improve Trace-Cache Efficiency  
  *R. Rosner, A. Mendelson, and R. Ronen*
- Reactive-Associative Caches  
  *B. Batson and T. Vijaykumar*
- Adaptive Mode Control: A Static-Power-Efficient Cache Design  
  *H. Zhou, M. Toburen, E. Rotenberg, and T. Conte*

### Session 3: Specialized Instruction Sets

- Implementation and Evaluation of the Complex Streamed Instruction Set  
  *B. Juurlink, D. Tcheressiz, S. Vassiliadis, and H. Wijshoff*
- On the Efficiency of Reductions in µ-SIMD Media Extensions  
  *J. Corbal, R. Espasa, and M. Valero*

### Keynote Address

*Justin Rattner, Intel Fellow and Director of Microprocessor Research Labs MRL*

### Session 4: Prediction and Recovery

- Boolean Formula-Based Branch Prediction for Future Technologies  
  *D. Jiménez, H. Hanson, and C. Lin*
- Using Dataflow Based Context for Accurate Value Prediction  
  *R. Thomas and M. Franklin*
- Recovery Mechanism for Latency Misprediction  
  *E. Morancho, J. María Llaberia, and A. Olivé*
Session 5: Memory Optimization

A Cost Framework for Evaluating Integrated Restructuring Optimizations ..........................................................131
B. Chandramouli, J. Carter, W. Hsieh, and S. McKee

Compiling for the Impulse Memory Controller ..........................................................................................141
X. Huang, Z. Wang, and K. McKinley

On the Stability of Temporal Data Reference Profiles ............................................................................151
T. Chilimbi

Session 6: Program Optimization

Code Reordering and Speculation Support for Dynamic Optimization Systems .............................................163
E. Nystrom, R. Barnes, M. Merten, and W-M. Hwu

A Unified Modulo Scheduling and Register Allocation Technique for Clustered Processors........................175
J. Codina, J. Sánchez, and A. González

Cache-Friendly Implementations of Transitive Closure .............................................................................185
M. Penner and V. Prasanna

Session 7: Technology Implications

Exploring the Design Space of Future CMPs ...............................................................................................199
J. Huh, D. Burger, and S. Keckler

Area and System Clock Effects on SMT/CMP Processors .........................................................................211
J. Burns and J-L. Gaudiot

Keynote Address
Joel Emer, Compaq Staff Fellow

Session 8: Parallel Machines

Limits on Speculative Module-Level Parallelism in Imperative and Object-Oriented Programs on CMP Platforms .........................................................................................................................221
F. Warg and P. Stenström

Compiler and Runtime Analysis for Efficient Communication in Data Intensive Applications ......................231
R. Ferreira, G. Agrawal, and J. Saltz

Architectural Support for Parallel Reductions in Scalable Shared-Memory Multiprocessors ..............................243
M. Garzarán, M. Prvulovic, Y. Zhang, A. Jula, H. Yu, L. Rauchwerger, and J. Torrellas

Session 9: Data Prefetching

Optimizing Software Data Prefetches with Rotating Registers .......................................................................257
G. Doshi, R. Krishnaiyer, and K. Muthukumar

Multi-Chain Prefetching: Effective Exploitation of Inter-Chain Memory Parallelism for Pointer-Chasing Codes .................................................................................................................................268
N. Kohout, S. Choi, D. Kim, and D. Yeung

Data Flow Analysis for Software Prefetching Linked Data Structures in Java ..............................................280
B. Cahoon and K. McKinley

Comparing and Combining Read Miss Clustering and Software Prefetching ..................................................292
V. Pai and S. Adve

Author Index .................................................................................................................................305
Welcome to lovely Barcelona. The city represents a unique combination of beauty, culture, history, charm and advanced technology, and fosters an ideal environment for the enjoyable and stimulating exchange of ideas. From the old-world allure of the gothic quarter to the more modern, abstract appeal of the works of Gaudi, Barcelona will captivate you with a diversity of interesting places and museums to visit, charming people to meet, peaceful places to relax or simply the relaxing atmosphere of the beautiful Mediterranean beaches. Just to finish, the catalan cuisine is one of the most select and varied in the Mediterranean area and for this reason we suggest trying it in the many restaurants of the city.

The conference has been possible because of the many people who have collaborated in its making. I would like to thank all of them. In particular, I would like to thank the Steering Committee for their help and support in all the aspects of the conference and in particular to Kemal Ebcioglu for his constant tracking of all the organization issues. John Shen, Todd Mowry and the Programme Committee for the high quality programme they have put together. I also want to thank the Tutorials and Workshops chairs, Mikko Lipasti and, Gabby Silberman and Evelyn Duesterwald for their thoughtful choice of topics. The rest of chairs also did a great job; Publicity Chair, Sally McKee; Financial Chair, Josep Torrellas and Publications chair, Guang Gao.

Barcelona is the city of volunteering work. The city still remembers the more than 20,000 volunteers that helped during the Olympic Games of 1992. Although our volunteers were 1,000 times less, they did a work worth that of the 20,000 of 1992. Thanks to all of them! In particular, I want to thank the local arrangements responsibles, Larri (Josep-L. Larriba-Pey) and Eduard Ayguadé (also doing the job of conference webmaster), and the rest of the team: Alex Ramírez, Antonio González, Ayose Falcón, Carlos Álvarez, Carlos Molina, David López, Dolors Royo, Enric Gibert, Ester Salamí, Fernando Latorre, Francisco Jesús Sánchez (Suso), Javier Zalamea, Joan Manuel Parcerisa, Jordi Garcia, Jordi Torres, José Ignacio Navarro (Nacho), Josep Llorenç Cruz, Josep Maria Codina, Manel Fernández, Marc González, Marisa Gil, Marta Jiménez, Oliver Santana, Ramón Canal, Toni Juan and all those academic, technical, and administrative members of the Computer Architecture Department of the UPC whose names were not available at the moment of printing these proceedings.

Finally, I would like to thank the local sponsors of the conference: the hosting University "Universitat Politécnica de Catalunya", the "Comisión Interministerial de Ciencia y Tecnología" (CICYT) of the Spanish Government and the "Comissió Interdepartamental de Recerca I Innovació Tecnològica" (CIRIT) of Generalitat de Catalunya. Last, but not least, I want to thank Compaq Spain, IBM Spain and SGI Spain for their generous conference sponsoring and HP Labs., IBM Research, Intel Corp. and Microsoft for providing funding to offer student travel grants.

General Chair
Mateo Valero
UPC, Barcelona
It is a great honor and a pleasure to introduce this collection of papers for the 2001 International Conference on Parallel Architectures and Compilation Techniques (PACT). In this tenth incarnation of the conference, our focus is once again on cutting-edge interdisciplinary research that spans the areas of computer architecture and compilers.

This year we accepted 26 papers out of the 126 submissions received. Our reviewers wrote over 650 reviews for these papers, for an average of 5.1 reviews per paper. Almost all papers received 5 or more reviews, and no papers received fewer than 3 reviews. A typical paper was reviewed by 3 program committee members and 2 external reviewers who were chosen by program committee members. The entire submission process was handled electronically, and our web-based review forms allowed us to give explicit instructions to the reviewers on how to calibrate their various recommendations.

We added a new question to the review form this year, which was: "Assuming that you were attending the PACT-2001 conference, and basing your answer only on the technical content of the paper (i.e. not the speaking style of the likely presenter, etc.), how excited would you be about attending the presentation of this paper?" The motivation for this question is that one metric of a successful conference is that the technical material in the papers is sufficiently interesting and thought-provoking that the conference attendees won't want to miss any of the talks. (The flipside of this is a conference with papers that may be technically sound, but where the material is boring: it is either sufficiently dry, incremental, or has such a narrow focus that most conference attendees would rather chat in the hallway than attend the talks.) Since we were striving for the former type of conference, we used this question to help capture the excitement level regarding the technical content of the papers.

The program committee meeting was held at Carnegie Mellon University in Pittsburgh on May 12, 2001 with 23 of the 27 program committee members in attendance. At least two (and in most cases three) program committee members in attendance had read or reviewed each paper. We de-emphasized the rank ordering of the papers and instead focused on the technical arguments raised by the reviewers. We paid special attention to papers that the reviewers had classified as "new idea" papers, and ones where the reviewers had indicated a strong excitement level about attending the actual presentation of the paper.

A total of 14 papers had members of the program committee as co-authors. These papers were discussed using the "hot seat" model: i.e. in the order in which the members were seated around the meeting table, rather than a rank order. Program committee papers were held to a higher standard than those that did not have program committee co-authors. The outcome of a program committee member's paper was not made public until the very end of the meeting, by which time all final decisions on papers had been made.

There are many people who we wish to thank for making this technical program a success. We begin by thanking the program committee members for their hard work: a typical program committee member wrote 17 or more reviews personally and collected 10 or more reviews from external reviewers, all during the busy final weeks of the academic year. We were impressed not only by the fact that they produced over 98% of the solicited reviews during this hectic time, but also by the very high level of intellectual discourse during the meeting itself that made this one of the most pleasant and enjoyable program committee meetings that we can remember. We would also like to give special thanks to Chris Colohan for his invaluable service as the program committee webmaster: Chris's hard work in modifying and developing new scripts for our web-based submission and review systems (which we were very pleased to inherit from Joel Emer) made our lives much easier. We also thank Maury Burgwin for making all of the local arrangements for the program committee meeting. Finally, we especially thank all of the authors who created the technical content that we are very pleased to present to you now.

Program Chairs
Todd C. Mowry
Carnegie Mellon University

John Shen
Intel and Carnegie Mellon University
Conference Organizers

General Chair
Mateo Valero, *UPC*

Program Chairs
Todd Mowry, *CMU*
John Shen, *Intel/CMU*

Finance Chair
Josep Torrellas, *U. of Illinois Urbana-Champaign*

Local Arrangements Chair
Josep-Lluis Larriba, *UPC*

Publication Chair
Guang Gao, *U. of Delaware*

Publicity Chair
Sally McKee, *U. of Utah*

Tutorial Chair
Mikko Lipasti, *U. of Wisconsin, Madison*

Workshops Chairs
Evelyn Duesterwald, *HP Labs*
Gabby Silberman, *IBM*

Web Masters
Eduard Ayguadé, *UPC*
Chris Colohan, *CMU*

Steering Committee
Nader Bagherzadeh, *U. of California, Irvine*
Michel Cosnard, *INRIA, France*
Kemal Ebcioglu, *IBM*
Paraskevas Evripidou, *U. of Cyprus*
Jean-Luc Gaudiot, *U. Southern California*
Ali Hurson, *Penn State U.*
Gabby Silberman, *IBM*
Mary-Lou Soffa, *U. of Pittsburgh*
Program Committee

Sarita Adve, *U. Illinois Urbana-Champaign*
Nader Bagherzadeh, *U. of California, Irvine*
Ras Bodik, *U. of Wisconsin-Madison*
Brad Calder, *U.C. San Diego*
Michel Cosnard, *INRIA, France*
Alan Cox, *Rice U.*
Jim Dehnert, *Transmeta*
Sandhya Dwarkadas, *U. of Rochester*
Kemal Ebcioglu, *IBM*
Babak Falsafi, *Carnegie Mellon U.*
Jesse Fang, *Intel*
Guang Gao, *U. of Delaware*
Antonio Gonzalez, *UPC*
Dirk Grunwald, *U. of Colorado*
Mark Heinrich, *Cornell U.*
Ali Hurson, *Penn State U.*
Steve Keckler, *U. of Texas-Austin*
John Kubiatowicz, *U.C. Berkeley*
James Larus, *Microsoft Research*
Mikko Lipasti, *U. of Wisconsin-Madison*
Margaret Martonosi, *Princeton U.*
Kathryn McKinley, *U. of Massachusetts*
Bilha Mendelson, *IBM*
David Padua, *U. Illinois Urbana-Champaign*
Pen Yew, *U. of Minnesota*